![]() |
|||||||
|
|||||||
|
| IDT7204L25J资料 | |
|
|
IDT7204L25J PDF Download |
|
File Size : 105 KB
Manufacturer:IDT Description: The SSTV16857 is a 14-bit registered buffer designed for 2.3V-2.7V VDD and supports low standby operation. All data inputs and outputs are SSTL_2 level compatible with JEDEC standard for SSTL_2. RESET is an LVCMOS input since it must operate predictably during the power-up phase. RESET, which can be operated independent of CLK and CLK, must be held in the low state during power-up in order to ensure predictable outputs (low state) before a stable clock has been applied. RESET, when in the low state, will disable all input receivers, reset all registers, and force all outputs to a low state, before a stable clock has been applied. With inputs held low and a stable clock applied, outputs will remain low during the Low-to-High transition of RESET. |
|
| 相关型号 | |
| ◆ PXV1220S-3DB-N1 | |
| ◆ UF2492M388 | |
| ◆ Z86E0812PSC | |
| ◆ Z8622704PSC | |
| ◆ Z85C3008VSC | |
| ◆ Z8523010VSC | |
| ◆ Z84C9010VSC | |
| ◆ Z80SIO | |
| ◆ Z8028012VSC | |
| ◆ Z8018010VSC | |
| 1PCS | 100PCS | 1K | 10K | ||
| 价 格 | |||||
|
型 号:IDT7204L25J 厂 家:IDT 封 装:9227+ 批 号:28 数 量: 说 明: |
|||||
|
运 费: 所在地: 新旧程度: |
|||||
| 联系人:张小姐、 颜先生13661569158 |
| 电 话:400-878-9158,021-54286636 |
| 手 机:13661569158 |
| QQ:12230627,596815151,531081618 |
| MSN: |
| 传 真:021-54286636 |
| EMail:susumu@susumu.com.cn |
| 公司地址: 上海市古楼公路348弄25号 |